Version 1.0



General Certificate of Secondary Education June 2013

## **Electronics**

44301

(Specification 4430)

**Unit 1: Written Paper** 

## Final



Mark schemes are prepared by the Principal Examiner and considered, together with the relevant questions, by a panel of subject teachers. This mark scheme includes any amendments made at the standardisation events which all examiners participate in and is the scheme which was used by them in this examination. The standardisation process ensures that the mark scheme covers the students' responses to questions and that every examiner understands and applies it in the same correct way. As preparation for standardisation each examiner analyses a number of students' scripts: alternative answers not already covered by the mark scheme are discussed and legislated for. If, after the standardisation process, examiners encounter unusual answers which have not been raised they are required to refer these to the Principal Examiner.

It must be stressed that a mark scheme is a working document, in many cases further developed and expanded on the basis of students' reactions to a particular paper. Assumptions about future mark schemes on the basis of one year's document should be avoided; whilst the guiding principles of assessment remain constant, details will change, depending on the content of a particular examination paper.

Further copies of this Mark Scheme are available from: aqa.org.uk

Copyright © 2013 AQA and its licensors. All rights reserved.

## Copyright

AQA retains the copyright on all its publications. However, registered schools/colleges for AQA are permitted to copy material from this booklet for their own internal use, with the following important exception: AQA cannot give permission to schools/colleges to photocopy any material that is acknowledged to a third party even for internal use within the centre.

Set and published by the Assessment and Qualifications Alliance.

The Assessment and Qualifications Alliance (AQA) is a company limited by guarantee registered in England and Wales (company number 3644723) and a registered charity (registered charity number 1073334). Registered address: AQA, Devas Street, Manchester M15 6EX.

| Question | Part          | Sub   | Marking guidance                                                               | Mark     |
|----------|---------------|-------|--------------------------------------------------------------------------------|----------|
|          |               |       | neutral✓                                                                       |          |
| 1        | (a)           | (i)   | live√<br>earth√                                                                | 3        |
| 1        | (a)           | (ii)  | green/yellow ✓<br>brown ✓<br>blue ✓<br>the the the the the the the the the the | 3        |
|          |               | ////> |                                                                                |          |
| 1        | (a)           | (iii) | Fuse√                                                                          | 1        |
| 1        | (a)           | (iv)  | It stops any strain on the cable pulling wires out ✓                           | 1        |
| 1        | (b)           | (i)   | Transformer/ stop down or isolating transformer./                              | 4        |
| I        | (0)           | (1)   |                                                                                | I        |
| 1        | (b)           | (ii)  | diode/bridge rectifier/rectifier√                                              | 1        |
|          |               |       |                                                                                | -        |
| 2        | (a)           | (i)   | temperature sensor✓                                                            | 1        |
|          | (-)           | (::)  |                                                                                |          |
| Z        | (a)           | (11)  | uispiay∙                                                                       | 1        |
| 2        | (a)           | (iii) | memory√                                                                        | 1        |
|          | \ <u>`</u> '/ | \ ''/ |                                                                                | <u> </u> |
| 2        | (a)           | (iv)  | ADC✓                                                                           | 1        |
|          | (1)           | (1)   |                                                                                |          |
| 2        | (b)           | (i)   | temperature sensor✓                                                            | 1        |

| 2 | (b) | (ii)  | display√                                                                                                       | 1 |
|---|-----|-------|----------------------------------------------------------------------------------------------------------------|---|
| 2 | (b) | (iii) | ADC✓                                                                                                           | 1 |
| 2 | (b) | (iv)  | memory√                                                                                                        | 1 |
| 2 | (c) | (i)   | temperature sensor✓                                                                                            | 1 |
| 2 | (C) | (ii)  | memory√                                                                                                        | 1 |
| 3 | (a) |       | Sensor AInput Valve CSensor BOutput valve D0 $1 \checkmark$ 0 $0 \checkmark$ 1 $0 \checkmark$ 1 $1 \checkmark$ | 4 |
| 3 | (b) |       | Valve C will be closed ✓Valve D will be open ✓                                                                 | 2 |
| 3 | (C) |       | NOT gate ✓                                                                                                     | 1 |
| 3 | (d) |       | <pre>✓ or ecf. from (c)</pre>                                                                                  | 3 |
| 4 | (a) | (i)   | monostable√                                                                                                    | 1 |



| 5 | (a)  | (i)   | +ve<br>System<br>OV                                              | 2        |
|---|------|-------|------------------------------------------------------------------|----------|
| 5 | (2)  | (ii)  | it limits the surrent /                                          | 1        |
| 5 | (a)  | (1)   |                                                                  |          |
| 5 | (b)  | (i)   | $8 - 2.4 = 5.6 V \checkmark$                                     | 1        |
|   |      |       |                                                                  | ·        |
| 5 | (b)  | (ii)  | $5.6 / 0.3 \checkmark = 18.66 \Omega \checkmark \text{ or ecf.}$ | 2        |
| _ |      |       |                                                                  | -        |
| 5 | (b)  | (iii) | 20Ω✓ ecf.                                                        | 1        |
| - | (1)  | (; )  |                                                                  |          |
| 5 | (b)  | (IV)  | $5.6 \times 0.3 = 1.68W \checkmark \text{ ect.}$                 | 1        |
| - | (1-) | ()    |                                                                  | <u> </u> |
| 5 | (d)  | (V)   |                                                                  | 3        |

| 6 | (a) | (i)   | Minus 1 for lines not arrows.                                  | 4 |
|---|-----|-------|----------------------------------------------------------------|---|
| 6 | (a) | (ii)  | To be added connecting to the left hand side of the MP3 device | 1 |
|   | (1) | (1)   |                                                                |   |
| 6 | (D) | (1)   |                                                                | 1 |
| 6 | (b) | (ii)  | Frequency modulation                                           | 1 |
|   | ~/  |       |                                                                | · |
| 6 | (b) | (iii) | Showing constant frequency ✓ variation in amplitude ✓          | 2 |
|   |     |       |                                                                |   |
| 6 | (b) | (iv)  | tuned circuit/tuner 🗸                                          | 1 |







|   |     |     | fuse√        | diode√ |   |
|---|-----|-----|--------------|--------|---|
| 8 | (a) | (i) |              |        | 3 |
|   |     |     | transformer√ |        |   |

| 8 | (a) | (ii)  | $Half sine wave shape, and gap \checkmark Half sine wave shape at least one div. amplitude \checkmark Sine wave shape and gap approx equal times \checkmark (Full wave rectified 1 max)$ | 3 |
|---|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| 8 | (a) | (iii) | half wave√                                                                                                                                                                               | 1 |
| · |     |       |                                                                                                                                                                                          |   |
| 8 | (a) | (iv)  | capacitor symbol across output ✓ symbol for electrolytic/polarised ✓                                                                                                                     | 2 |
| 8 | (b) |       | Wire from astable out to NC $\checkmark$ Wire from COM to +ve terminal of 9V battery $\checkmark$ Wire from negative of 9V battery to bottom of astable $\checkmark$                     | 3 |



| 9 | (a) |  |  | 5 |
|---|-----|--|--|---|
|---|-----|--|--|---|

| 9 | (b) | (i) |   | 1 |
|---|-----|-----|---|---|
|   |     |     |   |   |
|   |     |     | 0 |   |
|   |     |     |   |   |

|   |     |      |  |   |   | 1 | 1 | 1 | 0 |  |   |
|---|-----|------|--|---|---|---|---|---|---|--|---|
|   |     |      |  |   |   | 1 | 0 | 1 | 0 |  |   |
|   |     |      |  |   |   | 0 | 1 | 1 | 0 |  |   |
| 9 | (b) | (ii) |  |   |   | 0 | 1 | 1 | 0 |  | 4 |
|   |     |      |  |   |   | 1 | 1 | 0 | 1 |  |   |
|   |     |      |  |   |   | 1 | 0 | 1 | 0 |  |   |
|   |     |      |  |   |   | 0 | 1 | 0 | 1 |  |   |
|   |     |      |  |   |   | 0 | 1 | 0 | 1 |  |   |
|   |     |      |  | • | • | √ | √ | √ | √ |  |   |
|   |     |      |  |   |   |   |   |   |   |  |   |

| 9 | (c) | (i)   | Two series resistors ✓ connected across supply rails and to V+√                                                                                                                                                                                                                                                                                                                            |   | 2 |
|---|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|
| 9 | (c) | (ii)  | The two inputs are called the inverting $\checkmark$ and non-inverting $\checkmark$ inputs. If the voltage at the inverting input is higher than the voltage at the non-inverting input $\checkmark$ then the output voltage is low. $\checkmark$ If the voltage at the inverting input is lower than the voltage at the non-inverting input then the output voltage is high. $\checkmark$ |   | 5 |
|   |     | -     |                                                                                                                                                                                                                                                                                                                                                                                            |   |   |
| 9 | (d) | (i)   | 2.0 kΩ √                                                                                                                                                                                                                                                                                                                                                                                   |   | 1 |
|   |     |       |                                                                                                                                                                                                                                                                                                                                                                                            |   |   |
| 9 | (d) | (ii)  | 100 lux √                                                                                                                                                                                                                                                                                                                                                                                  |   | 1 |
|   |     |       |                                                                                                                                                                                                                                                                                                                                                                                            | · |   |
| 9 | (d) | (iii) | 4.0 k $\Omega$ $\checkmark$ because resistance should be equal to resistance of LDR/ so switch over occurs at correct voltage/gives 4.5 V at V <sup>-</sup> $\checkmark$                                                                                                                                                                                                                   |   | 3 |

| 10 | (a) |      | Display box with arrow from counter $\checkmark$<br>Reset box with arrow to counter $\checkmark$                          |   | 2 |
|----|-----|------|---------------------------------------------------------------------------------------------------------------------------|---|---|
|    |     |      |                                                                                                                           | _ |   |
| 10 | (b) |      | Switch B $\checkmark$<br>Then output from gate 1 goes high and gate 2 will then allow astable pulses to pass $\checkmark$ |   | 2 |
|    |     |      |                                                                                                                           |   |   |
| 10 | (C) | (i)  | resistor and switch in series $\checkmark$ connected to reset $\checkmark$ switch above resistor $\checkmark$             |   | 3 |
|    |     |      |                                                                                                                           |   |   |
| 10 | (C) | (ii) | connection output 9 to Cl√                                                                                                |   | 1 |
|    |     |      |                                                                                                                           |   |   |
| 10 | (d) | (i)  | $1.2 \times 100 = 120 \text{ ms} (= 0.12 \text{ s})$                                                                      |   | 2 |
|    |     |      |                                                                                                                           |   |   |
| 10 | (d) | (ii) | Tolerance of resistors/tolerance of capacitor/in accurate calibration of oscilloscope any two $\checkmark$                |   | 2 |

